参数资料
型号: LT3430IFE-1#PBF
厂商: Linear Technology
文件页数: 6/28页
文件大小: 0K
描述: IC REG BUCK ADJ 3A 16TSSOP
标准包装: 95
类型: 降压(降压)
输出类型: 可调式
输出数: 1
输出电压: 1.2 V ~ 54 V
输入电压: 5.5 V ~ 60 V
PWM 型: 电流模式
频率 - 开关: 100kHz
电流 - 输出: 3A
同步整流器:
工作温度: -40°C ~ 125°C
安装类型: 表面贴装
封装/外壳: 16-TSSOP(0.173",4.40mm)裸露焊盘
包装: 管件
供应商设备封装: 16-TSSOP-EP
产品目录页面: 1331 (CN2011-ZH PDF)
LT3430/LT3430-1
PIN FUNCTIONS
GND (Pins 1, 8, 9, 16, 17): The GND pin connections act
as the reference for the regulated output, so load regulation
will suffer if the “ground” end of the load is not at the same
voltage as the GND pins of the IC. This condition will occur
when load current or other currents ?ow through metal
paths between the GND pins and the load ground. Keep the
paths between the GND pins and the load ground short and
use a ground plane when possible. The FE package has an
exposed pad that is fused to the GND pins. The pad (Pin
17) should be soldered to the copper ground plane under
the device to reduce thermal resistance. (See Applications
Information—Layout Considerations.)
SW (Pins 2, 5): The switch pin is the emitter of the on-chip
power NPN switch. This pin is driven up to the input pin
voltage during switch on time. Inductor current drives the
switch pin voltage negative during switch off time. Negative
voltage is clamped with the external catch diode. Maximum
negative switch voltage allowed is –0.8V.
V IN (Pins 3, 4): This is the collector of the on-chip power
NPN switch. V IN powers the internal control circuitry when
a voltage on the BIAS pin is not present. High dI/dt edges
occur on this pin during switch turn on and off. Keep the
path short from the V IN pin through the input bypass
capacitor, through the catch diode back to SW. All trace
inductance in this path creates voltage spikes at switch
off, adding to the V CE voltage across the internal NPN.
BOOST (Pin 6): The BOOST pin is used to provide a drive
voltage, higher than the input voltage, to the internal bipolar
NPN power switch. Without this added voltage, the typical
switch voltage loss would be about 1.5V. The additional
BOOST voltage allows the switch to saturate and voltage
loss approximates that of a 0.1 Ω FET structure.
NC (Pins 7, 13): No Connection.
BIAS (Pin 10): The BIAS pin is used to improve ef?ciency
when operating at higher input voltages and light load cur-
rent. Connecting this pin to the regulated output voltage
forces most of the internal circuitry to draw its operating
This architecture increases ef?ciency especially when the
input voltage is much higher than the output. Minimum
output voltage setting for this mode of operation is 3V.
V C (Pin 11): The V C pin is the output of the error ampli?er
and the input of the peak switch current comparator. It is
normally used for frequency compensation, but can also
serve as a current clamp or control loop override. V C sits
at about 0.9V for light loads and 2.1V at maximum load.
It can be driven to ground to shut off the regulator, but if
driven high, current must be limited to 4mA.
FB (Pin 12): The feedback pin is used to set the output
voltage using an external voltage divider that generates
1.22V at the pin for the desired output voltage. Three
additional functions are performed by the FB pin. When
the pin voltage drops below 0.6V, switch current limit is
reduced and the external SYNC function is disabled. Below
0.8V, switching frequency is also reduced. See Feedback
Pin Functions in Applications Information for details.
SYNC (Pin 14): The SYNC pin is used to synchronize the
internal oscillator to an external signal. It is directly logic
compatible and can be driven with any signal between 10%
and 90% duty cycle. The synchronizing range is 125kHz
to 250kHz for the LT3430-1 and 228kHz to 700kHz for the
LT3430. See Synchronizing in Applications Information
for details.
? S ? H ? D ? N (Pin 15): The S ? H ? D ? N ? pin is used to turn off the
regulator and to reduce input drain current to a few mi-
croamperes. This pin has two thresholds: one at 2.38V to
disable switching and a second at 0.4V to force complete
micropower shutdown. The 2.38V threshold functions
as an accurate undervoltage lockout (UVLO); sometimes
used to prevent the regulator from delivering power until
the input voltage has reached a predetermined level.
If the ? S ? H ? D ? N pin functions are not required, the pin can
either be left open (to allow an internal bias current to lift
the pin to a default high state) or be forced high to a level
not to exceed 6V.
current from the output voltage rather than the input supply.
34301fa
6
相关PDF资料
PDF描述
LT1374HVCR#PBF IC REG BUCK ADJ 4.5A D2PAK
LT1941EFE#PBF IC REG MULTI CONFIG TRPL 28TSSOP
LT1506CR-3.3#PBF IC REG BUCK 3.3V 4.5A D2PAK
RCA35DTAN CONN EDGECARD 70POS R/A .125 SLD
EBM10DTAT-S273 CONN EDGECARD 20POS R/A .156 SLD
相关代理商/技术参数
参数描述
LT3430IFEPBF 制造商:Linear Technology 功能描述:Sw. Regulator 3A 200kHz 60V TSSOP16EP
LT3431 制造商:LINER 制造商全称:Linear Technology 功能描述:High Voltage, 3A,500kHz Step-Down Switching Regulator
LT3431EFE 功能描述:IC REG BUCK ADJ 3A 16TSSOP RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 开关稳压器 系列:- 设计资源:Design Support Tool 标准包装:1 系列:- 类型:升压(升压) 输出类型:固定 输出数:1 输出电压:3V 输入电压:0.75 V ~ 2 V PWM 型:- 频率 - 开关:- 电流 - 输出:100mA 同步整流器:是 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:SOT-23-5 细型,TSOT-23-5 包装:剪切带 (CT) 供应商设备封装:TSOT-23-5 其它名称:AS1323-BTTT-30CT
LT3431EFE#PBF 功能描述:IC REG BUCK ADJ 3A 16TSSOP RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 开关稳压器 系列:- 标准包装:250 系列:- 类型:降压(降压) 输出类型:固定 输出数:1 输出电压:1.2V 输入电压:2.05 V ~ 6 V PWM 型:电压模式 频率 - 开关:2MHz 电流 - 输出:500mA 同步整流器:是 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:6-UFDFN 包装:带卷 (TR) 供应商设备封装:6-SON(1.45x1) 产品目录页面:1032 (CN2011-ZH PDF) 其它名称:296-25628-2
LT3431EFE#TR 功能描述:IC REG BUCK ADJ 3A 16TSSOP RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 开关稳压器 系列:- 设计资源:Design Support Tool 标准包装:1 系列:- 类型:升压(升压) 输出类型:固定 输出数:1 输出电压:3V 输入电压:0.75 V ~ 2 V PWM 型:- 频率 - 开关:- 电流 - 输出:100mA 同步整流器:是 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:SOT-23-5 细型,TSOT-23-5 包装:剪切带 (CT) 供应商设备封装:TSOT-23-5 其它名称:AS1323-BTTT-30CT