参数资料
型号: IRDCIP1001-A
厂商: International Rectifier
文件页数: 10/18页
文件大小: 0K
描述: CONV SGL PHA SYNC BUCK 3.3-4.5V
标准包装: 1
系列: iPOWIR™
主要目的: DC/DC,步降
输出及类型: 1,非隔离
输出电压: 2V
电流 - 输出: 20A
输入电压: 3.3 ~ 4.5 V
稳压器拓扑结构: 降压
频率 - 开关: 200kHz
板类型: 完全填充
已供物品:
已用 IC / 零件: iP1001
相关产品: IP1001TR-ND - IC REG BUCK SYNC ADJ 20A 256BGA
IP1001-ND - IC REG BUCK SYNC ADJ 20A 256BGA
其它名称: *IRDCIP1001-A
iP1001
iP1001 User’s Design Guidelines
The iP1001 is a 20A power block that consists of
optimized power semiconductors, PWM control and
its associated passive components. It is based on
a synchronous buck topology and offers an optimized
solution where space, efficiency and noise caused
by stray parasitics are of concern. The iP1001 com-
ponents are integrated in a ball grid array (BGA) pack-
age where the electrical and thermal conduction is
accomplished through solder balls.
FUNCTIONAL DESCRIPTION
V IN
The standard iP1001 operating input voltage range
is 5V to 12V. The input voltage can also be easily
configured to run at voltages down to 3.3V.
FREQ
The PWM control is pseudo current mode. The ESR
of the output filter capacitor is used for current sens-
ing and the output voltage ripple developed across
the ESR provides the PWM ramp signal.
iP1001 offers two switching frequency settings,
200kHz and 300kHz. At a given setting the switching
frequency will remain relatively constant indepen-
dent of load current.
V DD (+5V bias)
An external 5V bias supply is required to operate the
iP1001. In applications where input voltages are
lower than 4.5V, and where 5V is not available, a
special boost circuit is required to supply V DD with 5V
(as shown in the reference design).
PGOOD
The PGOOD comparator constantly monitors V F for
undervoltage. A 5% drop in output voltage can cause
PGOOD to go low. PGOOD pin is internally pulled-
up to V DD through a 100K, 5% resistor. If it is desired
to use the PGOOD signal to enable another stage
using iP1001, then it is recommended to filter and
buffer PGOOD to prevent transients appearing at
the output from pulling PGOOD low.
OVP (Output Overvoltage Protection)
If the overvoltage trip 2.25V threshold is reached, the
OVP is triggered, the circuit is shutdown and the
bottom FET is latched on discharging the output filter
capacitor. Pulling ENABLE low resets the latch. The
overvoltage trip threshold is scaled accordingly, if
output voltages greater than 2V are set through
voltage dividers.
UVP (Output Undervoltage Protection)
The Output Undervoltage Protection trip threshold is
fixed at 0.8V. If ENABLE is pulled up and V F is below
0.8V for a duration of 10-20ms, the PWM will be in a
latched state, with the bottom FET latched on, and
will not restart until ENABLE is recycled.
DAC Converter (D0-D4)
The output voltage is programmed through a 5-bit
DAC (see the VID code in table 1). The output volt-
age can be programmed from 0.925V to 2V. To elimi-
nate external resistors, the DAC pins are internally
pulled up. To set for output voltages above 2V, the
DAC must be set to 2V and a resistor divider,
R3 & R4 (see Fig 10.), is used. The values of the
resistors are selected using equation 1.
Equation 1 :
Vout = V F
x
(1 + R3/R4)
FET
OFF
Shutdown
Soft Start, V DD Undervoltage Lockout
When V DD rises above 4.2V a soft start is initiated by
ramping the maximum allowable current limit. The
ramp time is typically 1.8ms. An external capacitor
can be added across the current limit resistor from
ILIM to PGND to provide up to 5ms ramp time. Select
the capacitor according to the 10nf/ms rule.
ENABLE
Low
High
where V F is equal to the DAC setting
and R4 is recommended to be ~1k ?
Bottom
Mode Com me nts
ON Shutdown
DAC code = X1111, Both FETs
are turned OFF.
High
Switching
PW M (Running)
Fault latch set by OVP or UVP.
High
ON
Fault
This mode will sustain until V DD
is cycled or ENABLE is reset.
Table 3 - iP1001 Operating Truth Table
10
www.irf.com
相关PDF资料
PDF描述
R1S-1524 CONV DC/DC 1W 15VIN 24VOUT
R1S-1515 CONV DC/DC 1W 15VIN 15VOUT
ADP1873-BL1-EVZ EVAL BOARD FOR ADP1873
R1S-1512 CONV DC/DC 1W 15VIN 12VOUT
T95X226M004EZSL CAP TANT 22UF 4V 20% 2910
相关代理商/技术参数
参数描述
IRDCIP1001-B 功能描述:CONV SGL PHA SYNC BUCK 5-12V RoHS:否 类别:编程器,开发系统 >> 过时/停产零件编号 系列:- 标准包装:1 系列:- 类型:MCU 适用于相关产品:Freescale MC68HC908LJ/LK(80-QFP ZIF 插口) 所含物品:面板、缆线、软件、数据表和用户手册 其它名称:520-1035
IRDCIP1201-A 功能描述:电源管理IC开发工具 iP1201 30A 300kHz Dual 15A 3.14V Kit RoHS:否 制造商:Maxim Integrated 产品:Evaluation Kits 类型:Battery Management 工具用于评估:MAX17710GB 输入电压: 输出电压:1.8 V
IRDCIP1202-A 功能描述:BUCK CONV REF DESIGN KIT IP1202 RoHS:否 类别:编程器,开发系统 >> 过时/停产零件编号 系列:iPOWIR™ 标准包装:1 系列:- 类型:MCU 适用于相关产品:Freescale MC68HC908LJ/LK(80-QFP ZIF 插口) 所含物品:面板、缆线、软件、数据表和用户手册 其它名称:520-1035
IRDCIP1203-A 功能描述:电源管理IC开发工具 IP1203 BUCK EVAL BRD 200kHz-400kHz RoHS:否 制造商:Maxim Integrated 产品:Evaluation Kits 类型:Battery Management 工具用于评估:MAX17710GB 输入电压: 输出电压:1.8 V
IRDCIP1206-A 功能描述:电源管理IC开发工具 IP1206 BUCK EVAL BRD 300kHz RoHS:否 制造商:Maxim Integrated 产品:Evaluation Kits 类型:Battery Management 工具用于评估:MAX17710GB 输入电压: 输出电压:1.8 V